DocumentCode :
1572523
Title :
A statistical approach for design and testing of analog circuitry in low-cost SoCs
Author :
Eliezer, Oren ; Staszewski, Robert B. ; Mannath, Deepa
Author_Institution :
Xtendwave, Dallas, TX, USA
fYear :
2010
Firstpage :
461
Lastpage :
464
Abstract :
A novel design-for-testability approach is proposed, which is derived from the aggressive probabilistic targets set forth for the yield and quality to be achieved in the massproduction of high-volume low-cost transceiver SoCs, thus requiring solutions that are fundamentally different from the traditional approaches. Statistical analysis is presented as the basis for the proposed approach, and specific guidelines are defined and demonstrated through examples. The proposed approach, based on built-in-self-testing (BIST) of RF/mixed-signal functions in the transceiver SoC, relies on digital processing resources that are typically available within the SoC at no additional cost and may aid in its testing and calibration. The important roles of characterization and built-in-self-calibration and compensation in this context are also defined.
Keywords :
analogue circuits; built-in self test; design for testability; statistical analysis; system-on-chip; BIST; RF-mixed-signal function; analog circuitry; built-in-self-calibration; built-in-self-testing; design-for-testability; high-volume low-cost transceiver; low-cost SoC; statistical approach; transceiver SoC; Bit error rate; Circuit testing; Costs; Instruments; Packaging; Production; Profitability; Statistical analysis; Supply chains; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548733
Filename :
5548733
Link To Document :
بازگشت