DocumentCode :
1573291
Title :
Area optimized multiplier using flow retiming and input data folding
Author :
Bataineh, Khaldoun ; Odetallah, Amjad ; Suleiman, Adnan ; Hussein, Adel
Author_Institution :
Electr. Eng. Dept., Univ. of Texas, San Antonio, TX, USA
fYear :
2010
Firstpage :
1242
Lastpage :
1245
Abstract :
This paper presents a 16-bit area enhanced modular multiplier. The proposed multiplier uses 4-bit multipliers as building blocks. Significant area reduction is realized via hardware reuse. Reduction of 4-bit multiplier instances was achieved using multiplication flow retiming (iteration) and input operands reordering (folding) techniques. Implementation results show that the proposed architecture has area advantage over existing ones such as Wallace and 4-bit Modular multipliers.
Keywords :
multiplying circuits; Wallace multiplier; area optimized multiplier; area reduction; hardware reuse; input data folding; input operands reordering; modular multiplier; multiplication flow retiming; storage capacity 16 bit; storage capacity 4 bit; Adders; CADCAM; Compressors; Computer aided manufacturing; Counting circuits; Delay lines; Hardware; Pipeline processing; Throughput; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548769
Filename :
5548769
Link To Document :
بازگشت