Title :
An LSI architecture for block-matching motion estimation algorithm considering chrominance signal
Author :
Iwata, Eiji ; Yamazaki, Takao
Author_Institution :
Sony Corp., Tokyo, Japan
Abstract :
We propose a new LSI architecture of motion estimation based on the full search algorithm of the block-matching method. The LSI architecture proposed has a 1-dimensional systolic array architecture with a pipelined adder which computes the error function in the whole array of circuit. This architecture can be extended to incorporate chrominance components processing. This method has a significant improvement of the motion estimation performance compared to the conventional method which regards only luminance pixels, especially on a large search range
Keywords :
large scale integration; motion estimation; pipeline arithmetic; systolic arrays; video signal processing; LSI architecture; block-matching motion estimation algorithm; chrominance components processing; chrominance signal; error function; full search algorithm; one-dimensional systolic array architecture; pipelined adder; search range; Adders; Circuits; Clocks; Computer architecture; Energy consumption; Large scale integration; Motion estimation; Pipelines; Systolic arrays; Video compression;
Conference_Titel :
VLSI Signal Processing, VIII, 1995. IEEE Signal Processing Society [Workshop on]
Conference_Location :
Sakai
Print_ISBN :
0-7803-2612-1
DOI :
10.1109/VLSISP.1995.527513