DocumentCode :
1574751
Title :
A 166MS/s 31mW pipelined interpolating ADC in 0.18µm CMOS with on-chip LDO regulator
Author :
Li Jing-hu ; Zhang Xing-bao ; Yu Ming-yan
Author_Institution :
Sch. of Inf. Sci. & Eng., Harbin Inst. of Technol. (Weihai), Weihai, China
Volume :
2
fYear :
2011
Firstpage :
1520
Lastpage :
1523
Abstract :
In this paper, an 8-bit pipelined interpolating analog-to-digital converter (ADC) with on-chip LDO regulator is presented. The ADC incorporates a low voltage reference generator to generate high precision top and bottom reference voltage, a low noise LDO regulator to provide supply for the analog and digital module of the ADC, a low-voltage pipelined interpolating ADC to quantize the input analog signal. The LDO regulator decreases the supply voltage of the ADC and improves its power supply rejection. Simulation result shows the ADC achieves differential nonlinearity (DNL) of ±0.25LSB, integral nonlinearity (INL) of -0.25-0.5LSB, SNDR of 47dB at 166MHz sampling rate. The ADC is designed in SMIC 0.18μm mixed-signal CMOS process with operating supply range of 1.2-2.0V and power consumption of 31.2mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; 8-bit pipelined interpolating analog-to-digital converter; CMOS; differential nonlinearity; integral nonlinearity; low noise LDO regulator; low voltage reference generator; on-chip LDO regulator; pipelined interpolating ADC; reference voltage; size 0.18 mum; ADC; LDO regulators; curvature corrected bandgap reference; power supply rejection; temperature coefficient;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Cross Strait Quad-Regional Radio Science and Wireless Technology Conference (CSQRWC), 2011
Conference_Location :
Harbin
Print_ISBN :
978-1-4244-9792-8
Type :
conf
DOI :
10.1109/CSQRWC.2011.6037258
Filename :
6037258
Link To Document :
بازگشت