DocumentCode :
1575164
Title :
Development and validation of dual-core Viterbi
Author :
Liao, Shilei ; Yin, Jinghua ; Song, Mingxin
Author_Institution :
Sch. of Appl. Sci., Harbin Univ. of Sci. & Technol., Harbin, China
Volume :
2
fYear :
2011
Firstpage :
1594
Lastpage :
1597
Abstract :
This paper describes a dual-core linear Viterbi IP design which adopts the linear Viterbi algorithm as the algorithm part, and uses pipelined structure through which two Viterbi submodules can translate two unidentified entries at the same time. In the verification phase, FPGA is applied to verify the design and the verification of FPGA needs DEII development board, selects the 50MHz crystal oscillator, customizes three groups of RAM to store parameters by MeGaWizard tool as well. Through the observation and calculation, it can be concluded that the time of one butterfly operation with dual-core Viterbi averages only 22.7ns, approximately one clock cycle, whose computing time is 50% faster than single-core.
Keywords :
VHF circuits; VHF oscillators; crystal oscillators; field programmable gate arrays; integrated circuit design; multiprocessing systems; pipeline processing; random-access storage; DEII development board; FPGA verification; MeGaWizard tool; RAM; crystal oscillator; dual-core Viterbi validation; dual-core linear Viterbi IP design; frequency 50 MHz; pipelined structure; Hardware design languages; dual-core; pipoline; viterbi;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Cross Strait Quad-Regional Radio Science and Wireless Technology Conference (CSQRWC), 2011
Conference_Location :
Harbin
Print_ISBN :
978-1-4244-9792-8
Type :
conf
DOI :
10.1109/CSQRWC.2011.6037278
Filename :
6037278
Link To Document :
بازگشت