DocumentCode :
157530
Title :
A Compact Soft-Error Tolerant Asynchronous TCAM Based on a Transistor/Magnetic-Tunnel-Junction Hybrid Dual-Rail Word Structure
Author :
Onizawa, Naoya ; Matsunaga, Shinichiro ; Hanyu, Takahiro
Author_Institution :
Frontier Res. Inst. for Interdiscipl. Sci., Tohoku Univ., Sendai, Japan
fYear :
2014
fDate :
12-14 May 2014
Firstpage :
1
Lastpage :
8
Abstract :
This paper introduces a soft-error tolerant asynchronous ternary content-addressable memory (TCAM) based on a transistor/magnetic-tunnel-junction (MTJ) hybrid structure. An MTJ device that is often used for a non-volatile memory stores one-bit information as a resistance whose value is robust against alpha particle and atmosphere neutron strikes, which significantly lower the probability of single-event upsets (SEUs). The TCAM is also robust against delay variations caused by single-event transients (SETs) as it is designed based on four-phase dual-rail encoding realized using complementary NAND and NOR-type word circuits. The dual-rail TCAM cell is compactly designed using 20 transistors (20T) and 4 MTJ devices stacked on a CMOS layer as opposed to a single-rail 24T TCAM cell that consists of soft-error tolerant storage elements. In addition, soft errors can be detected using the dual-rail signals. As a design example, a 256-word x 64-bit TCAM is designed under a 90 nm CMOS/MTJ technology and is evaluated with a collected charge caused by a particle strike, which induces the SET and hence the delay variation. The proposed TCAM properly operates under the delay variation, while achieving comparable performance to a synchronous single-rail TCAM in which an up to 25% timing error occurs.
Keywords :
CMOS memory circuits; NAND circuits; NOR circuits; content-addressable storage; integrated circuit design; magnetic storage; magnetic tunnelling; magnetoelectronics; radiation hardening (electronics); random-access storage; transistor circuits; CMOS layer; CMOS-MTJ technology; MTJ hybrid structure; NOR-type word circuits; SETs; SEUs; alpha particle; atmosphere neutron strikes; compact soft-error tolerant asynchronous TCAM; complementary NAND circuits; delay variation; dual-rail TCAM cell; dual-rail signal detection; four-phase dual-rail encoding; nonvolatile memory; one-bit information; particle strike; single-event transients; single-event upset probability; single-rail 24T TCAM cell; size 90 nm; soft-error tolerant storage elements; synchronous single-rail TCAM; ternary content-addressable memory; transistor-magnetic-tunnel-junction hybrid dual-rail word structure; CMOS integrated circuits; Cams; Delays; Magnetic tunneling; Resistance; Robustness; Transistors; Single-event upset (SEU); content-addressable memory; magnetic-tunnel-junction (MTJ); single-event transient (SET);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems (ASYNC), 2014 20th IEEE International Symposium on
Conference_Location :
Potsdam
ISSN :
1522-8681
Type :
conf
DOI :
10.1109/ASYNC.2014.9
Filename :
6835805
Link To Document :
بازگشت