DocumentCode :
1575675
Title :
A 0.5V 2-1 cascaded continuous-time Delta-Sigma modulator synthesized with a new method
Author :
Chen, Yan ; Pun, Kong-Pang
Author_Institution :
Dept. of Electron. Eng., Chinese Univ. of Hong Kong, Hong Kong, China
fYear :
2010
Firstpage :
1165
Lastpage :
1168
Abstract :
This manuscript presents a new method of synthesizing cascaded continuous-time Delta-Sigma Modulators. The coefficients for each stage are obtained by a discrete-time to continuous-time transformation. A detailed derivation of the digital cancellation logics for modulators based on discrete-time domain analysis is presented which leads to a simple implementation of circuits and is capable of correcting the effect of RC value variation. The proposed synthesis method is applied to a 0.5-V 2-1 cascaded continuous-time Delta-Sigma modulator with switched-capacitor-resistor feedback. Transistor-level simulations show that a 98dB SNDR is achieved over a 25kHz signal bandwidth with a 6.4MHz sampling frequency and 350μW power consumption under a 0.5-V supply.
Keywords :
continuous time systems; delta-sigma modulation; discrete time systems; bandwidth 25 kHz; cascaded continuous-time delta-sigma modulator; continuous-time transformation; digital cancellation logic; discrete-time domain analysis; discrete-time transformation; frequency 6.4 MHz; power 350 muW; switched-capacitor-resistor feedback; voltage 0.5 V; Bandwidth; Circuit simulation; Circuit synthesis; Delta modulation; Digital modulation; Feedback; Frequency; Logic circuits; Sampling methods; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548867
Filename :
5548867
Link To Document :
بازگشت