DocumentCode :
1575708
Title :
Performance analysis of multiplier using various techniques
Author :
Chinthanai Selvi, S. ; Vigneshwari, R. ; Maryamirthasagayee, G.
Author_Institution :
Dept. of ECE, Parisutham Inst. of Technol. & Sci., Thanjavur, India
fYear :
2015
Firstpage :
1
Lastpage :
7
Abstract :
Multiplication is that the basic operation. Multipliers have giant space, additional latency and consume additional quantity of power. important factors within the style of multipliers area unit chip space and speed of multiplication and need less hardware. Scaling of technology node will increase power-density over expected. This paper is concentrated on Multi exactitude (MP) reconfigurable number combined with varied exactitude strategies, multiprocessing (PP), razor-based dynamic voltage scaling (DVS), and MP operands planning to present optimum level of performance for varied operative conditions. varied techniques at the various levels of the planning method are enforced to cut back the time delay at the circuit, subject area and system level. The high performance is obtained by employing a new data structure, these adders area unit referred to as compressors. These compressors create the multipliers quicker as compared to the standard style. The additional amounts of element space and power needs area unit reduced owing to reconfigurable structures. during this paper we tend to style the number in 3 ways and compare their performance. victimization Model Sim half dozen.3f software package we are able to style the number structure and Xilinx synthesis Tool is employed for power and space analysis.
Keywords :
digital arithmetic; integrated circuit design; logic design; multiplying circuits; MP operands planning; Model Sim half dozen.3f software; Xilinx synthesis Tool; multiexactitude reconfiguration; multiplier performance analysis; multiprocessing system; power analysis; razor based dynamic voltage scaling; space analysis; Communication systems; Conferences; Delays; Dynamic voltage scaling; Power demand; Technological innovation; Voltage control; Dithering technique; Dynamic Voltage Scaling; Multi exactitude; Multiplicand; Multiplier; Razor Flip Flops; quantity hardware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovations in Information, Embedded and Communication Systems (ICIIECS), 2015 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-6817-6
Type :
conf
DOI :
10.1109/ICIIECS.2015.7192970
Filename :
7192970
Link To Document :
بازگشت