• DocumentCode
    1575729
  • Title

    New integrated architecture for H.264 Transform and Quantization hardware implementation

  • Author

    Husemann, Ronaldo ; Majolo, Mariano ; Susin, Altamiro ; Roesler, Valter ; De Lima, Josè Valdeni

  • Author_Institution
    Dept. of Electr. Eng.: DELET, UFRGS, Porto Alegre, Brazil
  • fYear
    2010
  • Firstpage
    379
  • Lastpage
    382
  • Abstract
    Due the computational complexity of video processing algorithms the practical implementation of modern video encoders, like H.264/SVC, normally demands for some kind of hardware acceleration. In this paper we present a new integrated computational hardware module, able to perform the H.264 encoder algorithms of Discrete Cosine Transform, Hadamard Transform and Quantization. All these hardware modules were jointly designed aiming to speed up encoder performance by optimizing timing synchronism, data handling and memory accesses. Particularly our integrated solution globally allows the complete processing of up to eight samples by clock of distinct data types (luma, blue or red chroma) for both inter or intra operations. The proposed project has been implemented for logic programmable technology using hardware description language (VHDL). Practical results obtained after synthesing and downloading the proposal into commercial FPGA boards confirms it as an innovative high performance hardware solution, adequate for real-time encoder implementation.
  • Keywords
    Hadamard transforms; computational complexity; data handling; discrete cosine transforms; field programmable gate arrays; hardware description languages; quantisation (signal); video coding; FPGA; H.264 transform; Hadamard transform; VHDL; computational complexity; data handling; discrete cosine transform; hardware description language; memory accesses; video encoder; video processing algorithm; Acceleration; Computational complexity; Computer architecture; Design optimization; Discrete cosine transforms; Discrete transforms; Hardware; Quantization; Static VAr compensators; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
  • Conference_Location
    Seattle, WA
  • ISSN
    1548-3746
  • Print_ISBN
    978-1-4244-7771-5
  • Type

    conf

  • DOI
    10.1109/MWSCAS.2010.5548868
  • Filename
    5548868