DocumentCode :
1575780
Title :
Forming voltage scaling of resistive switching memories
Author :
An Chen
Author_Institution :
TD Res., GLOBALFOUNDRIES, Sunnyvale, CA, USA
fYear :
2013
Firstpage :
181
Lastpage :
182
Abstract :
Metal oxide based resistive random-access-memory (RRAM) often requires a forming process before stable resistive switching can be achieved. Electrical forming usually involves voltages higher than normal switching conditions. It presents a design challenge because additional peripheral circuitry may be needed for this one-time process. RRAM is generally considered highly scalable owing to the filamentary conduction and switching mechanism; however, the forming properties have to be considered in a realistic assessment of RRAM scalability. Experiments have shown that RRAM forming voltage usually increases when device size scales down. This paper presents a simplified model to quantitatively analyze the area scaling of forming voltages. Statistical distribution of forming voltages can be simulated with a variable-resistor network model. Solutions to reduce the impact of forming process are needed for truly scalable RRAM technologies.
Keywords :
integrated circuit design; random-access storage; statistical distributions; RRAM; area scaling; electrical forming; forming process; forming voltage; metal oxide based resistive random access memory; resistive switching memory; statistical distribution; variable resistor network model; voltage scaling; Analytical models; Hafnium compounds; Resistors; Size measurement; Switches; Switching circuits; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference (DRC), 2013 71st Annual
Conference_Location :
Notre Dame, IN
ISSN :
1548-3770
Print_ISBN :
978-1-4799-0811-0
Type :
conf
DOI :
10.1109/DRC.2013.6633853
Filename :
6633853
Link To Document :
بازگشت