DocumentCode :
1576050
Title :
Novel VLSI multi-bit coded multiplier and multiplier-accumulator architectures for DSP applications
Author :
Poornaiah, D.V. ; Mohan, P. V Ananda
Author_Institution :
Indian Telephone Ind. Ltd., Bangalore, India
fYear :
1995
Firstpage :
542
Lastpage :
551
Abstract :
In this paper we propose two new algorithms for (i) concurrent computation of odd digit partial products (PPs) and the inner-product-step and (ii) minimization of sign extension bits and map them onto a novel concurrent VLSI architecture based on carry-save 4:2/7:3 compressors for designing efficient multi-bit coded multipliers and multiplier-accumulator (MAC) cells. The use of the proposed architecture results in the total elimination of the separate adder modules normally required for performing the odd-digit PP computation and the inner-product step. Besides, there is a reduction in the input data path complexity of the multiplexers from O(2k-1) in the conventional schemes to O(k). As a result, approximate reductions ranging from 15% to 40% in the computation time and area are achieved along with reduced number of interconnections making the proposed schemes highly attractive for VLSI implementation for performing multi-bit recoding even for k>6, k being the recoding size. This important feature makes the proposed architecture attractive also to be used in low-power and pipelined DSP applications
Keywords :
VLSI; computational complexity; digital arithmetic; digital signal processing chips; multiplying circuits; parallel algorithms; parallel architectures; pipeline processing; VLSI implementation; VLSI multiplier architecture; carry-save 4:2/7:3 compressors; computation time; concurrent VLSI architecture; concurrent computation; inner-product-step; input data path complexity; low-power DSP applications; multi-bit coded multiplier; multi-bit coded multipliers; multi-bit recoding; multiplexers; multiplier-accumulator architecture; multiplier-accumulator cells; odd digit partial products; pipelined DSP applications; sign extension bits minimisation; Adders; Compressors; Computer architecture; Concurrent computing; Digital signal processing; Filtering algorithms; Finite impulse response filter; Multiplexing; Research and development; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Signal Processing, VIII, 1995. IEEE Signal Processing Society [Workshop on]
Conference_Location :
Sakai
Print_ISBN :
0-7803-2612-1
Type :
conf
DOI :
10.1109/VLSISP.1995.527525
Filename :
527525
Link To Document :
بازگشت