DocumentCode :
1576165
Title :
A hardware efficient VLSI implementation of MPEG-4 format conversion filters
Author :
Kim, Kichul ; Cha, Jinjong
Author_Institution :
Sch. of Electr. Eng., Seoul Univ., South Korea
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
313
Lastpage :
316
Abstract :
This paper presents a new VLSI design of format conversion filters for MPEG-4 systems. The design provides the functionality of 6 format conversion FIR filters proposed by MPEG-4. The main characteristic of the design is that filter coefficients were selected for efficient VLSI implementation and short design time. By introducing the concept of efficient hardware implementation in the early stage of filter design, it was possible to reduce hardware size and design time considerably. Two full custom VLSIs each containing 3 filters have been designed in three weeks. The design implemented 6 FIR filters with total 85 tabs and 16-bit internal precision using only 150,000 transistors
Keywords :
FIR filters; VLSI; image coding; FIR filter; MPEG-4 format conversion filter; custom VLSI; hardware design; Broadcasting; Finite impulse response filter; Hardware; Image coding; Image converters; Information filtering; Information filters; Internet; MPEG 4 Standard; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI and CAD, 1999. ICVC '99. 6th International Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5727-2
Type :
conf
DOI :
10.1109/ICVC.1999.820916
Filename :
820916
Link To Document :
بازگشت