DocumentCode :
1576705
Title :
Data driven DCVSL: A clockless approach to dynamic differential circuit design
Author :
Purohit, Sohan ; Margala, Martin
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts Lowell, Lowell, MA, USA
fYear :
2010
Firstpage :
640
Lastpage :
643
Abstract :
This paper presents a new dynamic circuit design style based on the differential cascade voltage swing logic. The design style is proposed as a data driven dynamic differential logic design style. The proposed design style offers significant performance advantages over conventional DCVSL and Differential Domino with reduced power consumption. The pre-charge and evaluation phases are controlled by suitable combinations of input signals with the two differential paths operating mutually exclusively. The design style was verified through the design of basic logic gates. We also present comparison results for a 32 bit barrel shifter to demonstrate the advantages in power, performance and process variation tolerance of the proposed design scheme.
Keywords :
integrated circuit design; integrated logic circuits; logic design; barrel shifter; data driven differential cascade voltage swing logic; data driven dynamic differential logic design style; differential domino; dynamic circuit design; dynamic differential circuit design; logic gates; Arithmetic; Circuit synthesis; Clocks; Energy consumption; Feedback circuits; Logic circuits; Logic design; Logic gates; MOSFETs; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548907
Filename :
5548907
Link To Document :
بازگشت