Title :
Scheduling algorithm with priority of active buffer for variable-length IP packet over input-buffered ATM switch
Author :
Nakaki, Yosuke ; Okazaki, Kohei ; Sakamoto, Kenji ; Nishino, Yoshiyuki ; Sasase, Iwao
Author_Institution :
Dept. of Inf. & Comput. Sci., Keio Univ., Japan
fDate :
6/23/1905 12:00:00 AM
Abstract :
In the input buffered ATM (asynchronous transfer mode) switches, HoL (head of line) blocking can be eliminated entirely by VOQ (virtual output queuing), in which each input port maintains a separate buffer for each output port. On the other hand, the IP (Internet protocol) traffic has increased explosively, therefore to manage IP packets over ATM, IP-PIM (IP-parallel iterative matching) has been proposed. However, the queue length of other buffers increases with IP-PIM, since the cells of some packets are switched consecutively. Therefore, IP-PIM causes degradation of the packet loss probability. In this paper, by defining the buffer at which cells that belong to a packet arrive in a certain time slot as an active buffer, we propose a new scheduling algorithm that gives priority to an active buffer so that cells which belong to packets can be switched effectively without increasing the queue length. We evaluate the packet loss probability and the mean packet delay by computer simulations. As a result, it is shown that the proposed scheme can improve the packet loss probability with negligible degradation of the mean packet delay
Keywords :
asynchronous transfer mode; buffer storage; delays; packet switching; queueing theory; telecommunication traffic; transport protocols; IP traffic; IP-PIM; Internet protocol; active buffer; asynchronous transfer mode; computer simulations; head of line blocking; input-buffered ATM switch; mean packet delay; packet loss probability; parallel iterative matching; queue length; scheduling algorithm; variable-length IP packet; virtual output queuing; Asynchronous transfer mode; Computer simulation; Degradation; Delay; Internet; Packet switching; Protocols; Scheduling algorithm; Switches; Traffic control;
Conference_Titel :
Communications, Computers and signal Processing, 2001. PACRIM. 2001 IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
0-7803-7080-5
DOI :
10.1109/PACRIM.2001.953686