DocumentCode :
1578306
Title :
FLYSIG: dataflow oriented delay-insensitive processor for rapid prototyping of signal processing
Author :
Hardt, Wolfram ; Kleinjohann, Bernd
Author_Institution :
Siemens Nixdorf Informationssyst. AG, Paderborn, Germany
fYear :
1998
Firstpage :
136
Lastpage :
141
Abstract :
As the one-chip integration of HW modules designed by different companies becomes more and more popular, reliability of a HW design and evaluation of the timing behavior during the prototype stage are absolutely necessary. One way to guarantee reliability is the use of robust design styles, e.g., delay insensitivity. For early timing evaluation, two aspects must be considered: a) the timing needs to be proportional to technology variations, and b) the implemented architecture should be identical for prototype and target. The first can be met also by delay insensitive implementation. The latter one is the key point. A unified architecture is needed for prototyping as well as implementation. Our new approach to rapid prototyping of signal processing tasks is based on a configurable, delay insensitive implemented processor called FLYSIG (dataflow oriented delay-insensitive signal processing). In essence, the FLYSIG processor can be understood as a complex FPGA where the CLBs are substituted by bit serial operators. The general concept is detailed and first experimental results are given for demonstration of the main advantages: delay insensitive design style, direct correspondence between prototyping and target architecture, high performance and reasonable shortening of the design cycle
Keywords :
data flow computing; field programmable gate arrays; signal processing; software prototyping; FLYSIG; HW design; HW modules; bit serial operators; complex FPGA; configurable delay insensitive implemented processor; dataflow oriented delay-insensitive processor; dataflow oriented delay-insensitive signal processing; delay insensitive design style; delay insensitive implementation; delay insensitivity; design cycle; early timing evaluation; one-chip integration; prototype stage; rapid prototyping; reliability; robust design styles; timing behavior; unified architecture; Concrete; Delay; Field programmable gate arrays; Hardware; Partitioning algorithms; Protocols; Prototypes; Signal processing; Signal processing algorithms; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1998. Proceedings. 1998 Ninth International Workshop on
Conference_Location :
Leuven
ISSN :
1074-6005
Print_ISBN :
0-8186-8479-8
Type :
conf
DOI :
10.1109/IWRSP.1998.676682
Filename :
676682
Link To Document :
بازگشت