Title :
Rapid design of discrete orthonormal wavelet transforms
Author :
Masud, Shahid ; McCanny, John V.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Queen´´s Univ., Belfast, UK
Abstract :
A methodology which allows a non specialist to rapidly design silicon wavelet transform cores has been developed. This methodology is based on a generic architecture utilising time interleaved coefficients for the wavelet transform filters. The architecture is scaleable and it has been parameterised in terms of wavelet family, wavelet type, data word length and coefficient word length. The control circuit is designed in such a way that the cores can also be cascaded without any interface glue logic for any desired level of decomposition. This parameterisation allows the use of any orthonormal wavelet family, thereby extending the design space for improved transformation from algorithm to silicon. Case studies for stand alone and cascaded silicon cores for single and multi stage analysis respectively are reported. The typical design time to produce silicon layout of a wavelet based system has been reduced by an order of magnitude. The cores are comparable in area and performance to hand crafted designs. The designs have been captured in VHDL so they are portable across a range of foundries and are also applicable to FPGA and PLD implementations
Keywords :
digital signal processing chips; hardware description languages; software prototyping; wavelet transforms; FPGA; PLD implementations; VHDL; cascaded silicon cores; coefficient word length; control circuit; data word length; design space; discrete orthonormal wavelet transforms; generic architecture; hand crafted designs; multi stage analysis; orthonormal wavelet family; parameterisation; rapid design; silicon layout; silicon wavelet transform cores; time interleaved coefficients; wavelet based system; wavelet family; wavelet transform filters; wavelet type; Circuits; Computer science; Content addressable storage; Discrete wavelet transforms; Field programmable gate arrays; Filter bank; Foundries; Laboratories; Logic; Silicon;
Conference_Titel :
Rapid System Prototyping, 1998. Proceedings. 1998 Ninth International Workshop on
Conference_Location :
Leuven
Print_ISBN :
0-8186-8479-8
DOI :
10.1109/IWRSP.1998.676683