DocumentCode :
1578853
Title :
A Novel Architecture for Scalable, High Throughput, Multi-standard LDPC Decoder
Author :
Awais, Muhammad ; Singh, Ashwani ; Boutillon, Emmanuel ; Masera, Guido
Author_Institution :
VLSI Lab., Politec. di Torino, Torino, Italy
fYear :
2011
Firstpage :
340
Lastpage :
347
Abstract :
This paper presents a bottom up approach for implementing high throughput, scalable, layered LDPC decoding architecture for multi-standard applications. A generic implementation of fully parallel check node along with a block level Channel Memory organization scheme are two elements of novelty of this work. The proposed decoder IP core is synthesizable for all codes defined by WiMAX (WiFi) standards. Synthesis results are presented based on 130 nm standard cell ASIC technology.
Keywords :
WiMax; application specific integrated circuits; parity check codes; telecommunication standards; wireless LAN; ASIC; IP core; WiFi; WiMAX; channel memory organization scheme; multi-standard LDPC decoder; size 130 nm; Clocks; Complexity theory; Decoding; IEEE 802.11 Standards; Parity check codes; Throughput; WiMAX; Flexible architectures; Layered Decoding; Low Density Parity Check codes; Min Sum; Tree way approach;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2011 14th Euromicro Conference on
Conference_Location :
Oulu
Print_ISBN :
978-1-4577-1048-3
Type :
conf
DOI :
10.1109/DSD.2011.112
Filename :
6037431
Link To Document :
بازگشت