DocumentCode :
1578922
Title :
On RTL Testability and Gate-Level Stuck-At-Fault Coverage Correlation for Scan Circuits
Author :
Rumplík, Michal ; Strnadel, Josef
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Brno, Czech Republic
fYear :
2011
Firstpage :
367
Lastpage :
374
Abstract :
Major drawback of high level design methodologies such as RTL can be seen in the following facts. First, they lack of sufficiently precise fault models - compared to sophisticated models available for low level description levels such as logic gate level. Second, since the structure of a design changes significantly with every logic synthesis run, testability analysis is typically performed only after final logic synthesis. As a consequence, results of the analysis could be obtained when it is very costly to reflect them in the high level design. The drawbacks can be removed in several ways. In the contribution, it is supposed the analysis is performed at RTL and is efficient enough to be run after each change in RTL design - giving a designer an immediate information about the change impact to testability parameters. Under the assumption, low computational complexity and accuracy are the requirements posed to the analysis. The latter requirement is met if strong correlation is detected between RTL testability analysis results and low-level test pattern generation results. In the paper, it is shown such a correlation exists although relatively simple academic RTL testability analysis solution is compared to widely used commercial gate-level test pattern generation solution. Detail results achieved during the experiments over scan circuits are presented, discussed and summarized in the paper.
Keywords :
automatic test pattern generation; computational complexity; fault diagnosis; integrated circuit design; integrated circuit testing; logic gates; logic testing; RTL design; RTL testability; computational complexity; gate-level stuck-at-fault; high level design; logic gate level; logic synthesis run; low-level test pattern generation; register transfer level; scan circuits; Benchmark testing; Circuit faults; Correlation; Logic gates; Organizations; Registers; Shape; circuit; correlation; digital; fault coverage; register transfer level; scan; stuck at fault; testability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2011 14th Euromicro Conference on
Conference_Location :
Oulu
Print_ISBN :
978-1-4577-1048-3
Type :
conf
DOI :
10.1109/DSD.2011.51
Filename :
6037434
Link To Document :
بازگشت