DocumentCode :
1579816
Title :
Wafer level packaging and 3D interconnect for IC technology
Author :
Islam, R. ; Brubaker, C. ; Lindner, P. ; Schaefer, C.
Author_Institution :
EV Group US Inc, Phoenix, AZ, USA
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
212
Lastpage :
217
Abstract :
The important factors for packaging technology are IC packaging costs, the impact of the package on circuit and system performance, and the reliability of the package. Wafer level packaging technology is a promising solution for future IC generations. This paper reviews the wafer level bumping process and its requirement for thick resist coating and full field aligned exposure. 3D interconnect technology is a viable solution for increasing electronic device functional density and reducing total packaging costs. The critical issue is the ability to align and bond with precision, one micron or less, two silicon wafers or a silicon wafer to another substrate. For CMOS devices, this technology can be applied to chip-scale packaging and also to advanced 3D interconnect processes. In this paper, we describe a new approach to wafer-to-wafer alignment using alignment targets at the bond interface, i.e. face to face wafer alignment (SmartVieWTM) that relies on precision alignment positioning systems to register and align wafers with one micron or better precision.
Keywords :
CMOS integrated circuits; chip scale packaging; flip-chip devices; integrated circuit interconnections; integrated circuit packaging; integrated circuit reliability; photoresists; wafer bonding; 3D interconnect; CMOS devices; IC packaging costs; IC technology; SmartView; chip-scale packaging; circuit performance; electronic device functional density; face to face wafer alignment; flip chip bumping; full field aligned exposure; package reliability; packaging technology; precision alignment positioning systems; thick resist coating; wafer bonding; wafer level bumping; wafer level packaging; wafer-to-wafer alignment; CMOS technology; Circuits and systems; Costs; Electronics packaging; Integrated circuit interconnections; Integrated circuit packaging; Resists; Silicon; Wafer bonding; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing 2002 IEEE/SEMI Conference and Workshop
Print_ISBN :
0-7803-7158-5
Type :
conf
DOI :
10.1109/ASMC.2002.1001606
Filename :
1001606
Link To Document :
بازگشت