Title :
An approach for improving yield with intentional defects
Author :
Engbrecht, Amy ; Jarvis, Rick ; Warrick, Abbie
Author_Institution :
Adv. Micro Devices Inc., Austin, TX, USA
fDate :
6/24/1905 12:00:00 AM
Abstract :
An advanced methodology was implemented using intentionally created defect arrays to enhance the understanding of defect detection tools, thus improving yield learning. Intentional Defect Array (IDA) reticles were designed at International SEMATECH to target current and future ITRS requirements. Each IDA die pattern contains separate inspection areas for metal line widths of 0.18 μm, 0.25 μm, and 0.35 μm. Defect sizes at 25%, 50%, and 100% of the design feature size with known shapes and locations are placed in patterns of memory, logic, and electrical test arrays. Advanced lithographic capabilities, short-loop recipes, and dual damascene copper process flows were used to establish the IDA patterns on 200 mm wafers. The IDA wafers are being used in a variety of wafer inspection applications that require calculating capture and false count rates for defect detection. This paper describes the approach used for creating IDA wafers and the way these wafers can be applied to enhance product wafer yield.
Keywords :
flaw detection; inspection; integrated circuit design; integrated circuit interconnections; integrated circuit testing; integrated circuit yield; reticles; 0.18 micron; 0.25 micron; 0.35 micron; 200 mm; Cu; IC yield improvement; IDA die pattern; benchmarking; defect detection; defect detection tools; defect sizes; design feature size; dual damascene copper process flows; electrical test arrays; inspection areas; intentional defect array reticles; lithographic capabilities; logic test arrays; memory test arrays; metal line widths; product wafer yield; short-loop recipes; wafer inspection applications; yield learning; Costs; Electron optics; Inspection; Logic arrays; Optical scattering; Optical sensors; Sampling methods; Scanning electron microscopy; Semiconductor device manufacture; Throughput;
Conference_Titel :
Advanced Semiconductor Manufacturing 2002 IEEE/SEMI Conference and Workshop
Print_ISBN :
0-7803-7158-5
DOI :
10.1109/ASMC.2002.1001619