Title :
Delay fault ATPG for F-scannable RTL circuits
Author :
Obien, Marie Engelene J ; Ohtake, Satoshi ; Fujiwara, Hideo
Author_Institution :
Grad. Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Nara, Japan
Abstract :
Today´s digital circuits demand both high speed performance and miniaturization of chip size. As a result, delay fault testing has become very important to verify the quality requirements of VLSI chips. Full scan has been used to generate test patterns that achieves high fault coverage, of which the standard techniques for delay scan testing are skewed-load and broad-side. However, as the circuits become larger, using full scan can be very costly due to high area overhead and long test application time. In this paper, we apply delay fault automatic test pattern generation (ATPG) on F-scannable circuits. In our previous work, we have shown the strengths of F-scan compared with full scan in terms of area overhead, test application time, and fault coverage. We utilize the advantages of F-scan to solve the current problems of skewed-load and broad-side. The proposed method is to utilize a hybrid model for F-scannable circuits in generating test patterns, wherein a fast scan enable signal used by skewed-load technique is not required. Transition delay fault coverage achieved by this approach is equal to or higher than that achieved by both skewed-load and broadside approaches for gate-level full scan. This is proven through our experiments on ITC´99 benchmark circuits.
Keywords :
VLSI; automatic test pattern generation; delays; digital circuits; integrated circuit reliability; integrated circuit testing; ATPG; F-scannable RTL circuits; ITC´99 benchmark circuits; VLSI chips; chip size miniaturization; delay fault automatic test pattern generation; delay fault testing; digital circuits; fault coverage; gate-level full scan; high speed performance; test patterns; transition delay fault coverage; Automatic test pattern generation; Circuit faults; Delay; Hybrid power systems; Integrated circuit modeling; Logic gates;
Conference_Titel :
Communications and Information Technologies (ISCIT), 2010 International Symposium on
Conference_Location :
Tokyo
Print_ISBN :
978-1-4244-7007-5
Electronic_ISBN :
978-1-4244-7009-9
DOI :
10.1109/ISCIT.2010.5665081