DocumentCode :
1581207
Title :
Area effective and speed optimized fused Add-Multiply unit
Author :
Srinitha, S. ; Sargunam, B.
Author_Institution :
Dept. of Electron. & Commun. Eng., Home Sci. & Higher Educ. for Women-Univ., Coimbatore, India
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Multipliers are the obligatory component in most of the Digital Signal Processing applications. Designing high speed and low area multipliers are of substantial research interest. For attaining high speed, the Wallace high-speed multiplier utilizing Wallace tree adders are used predominantly. This paper puts forward the design and implementation of high performance Fused Add-Multiply (FAM) unit constituting 4:2 compressor block. The conventional FAM unit using Modified Booth (MB) multiplier incorporating Wallace tree structure with 3:2 compressor suffered by its performance limitations such as high latency and hardware complexity. The speed of traditional Wallace tree structure can be enhanced by employing 4:2 compressor in the FAM design and it attempts to minimize the stage delays of a conventional design using 3:2 compressor. Therefore an area effective and speed optimized FAM unit is proposed to overcome the bottleneck of conventional design. The analysis of both existing and proposed techniques are clearly manifested. FAM units are simulated using Modelsim SE 10.0b and implemented in FPGA using Xilinx ISE for performance analysis.
Keywords :
adders; field programmable gate arrays; multiplying circuits; trees (mathematics); FPGA; Modelsim SE 10.0b; Wallace high-speed multiplier; Wallace tree adders; Wallace tree structure; Xilinx ISE; compressor block; digital signal processing applications; high performance FAM unit; high performance fused add-multiply unit; modified booth multiplier; stage delays; Adders; Communication systems; Conferences; Delays; Logic gates; Power demand; Technological innovation; 4∶2 compressor; Fused Add-Multiply (FAM) unit; Wallace tree structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovations in Information, Embedded and Communication Systems (ICIIECS), 2015 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-6817-6
Type :
conf
DOI :
10.1109/ICIIECS.2015.7193166
Filename :
7193166
Link To Document :
بازگشت