DocumentCode :
15813
Title :
Tunnel FETs for Ultra-Low Voltage Digital VLSI Circuits: Part II–Evaluation at Circuit Level and Design Perspectives
Author :
Alioto, Massimo ; Esseni, David
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
Volume :
22
Issue :
12
fYear :
2014
fDate :
Dec. 2014
Firstpage :
2499
Lastpage :
2512
Abstract :
In Part II of this paper, the potential of tunnel FETs (TFETs) for ultra-low voltage (ULV)/ultra-low power (ULP) operation at 32-nm node is investigated through Verilog-A simulations of appropriate reference circuits. Critical issues arising at ultra-low voltages are analyzed, including static robustness of TFET logic gates, performance degradation, and sensitivity to process variations. Guidelines to design ultra-low energy standard cell libraries are derived. The minimum energy point is analyzed in a wide range of conditions, and guidelines for microarchitectural optimization for ultra-low energy are introduced. Voltage scalability of static RAM memories is also analyzed as main limitation to aggressive voltage scaling of very large scale integration (VLSI) systems, and improved precharge schemes are introduced to reduce leakage. The impact of variations of the main device parameters on VLSI digital circuits is investigated to identify the most critical variations that need to be controlled at process level. This investigation permits to understand the potential of TFETs and their advantages over traditional devices within a unitary framework that is based on fair design and comparison from device to circuit level, as well as to develop clear design perspectives in the context of ULV/ULP VLSI digital circuits.
Keywords :
VLSI; digital integrated circuits; field effect transistors; integrated circuit design; logic circuits; logic design; low-power electronics; power aware computing; random-access storage; reference circuits; tunnel transistors; TFET logic gates; aggressive voltage scaling; circuit design; circuit level; microarchitectural optimization; reference circuits; static RAM memories; tunnel FET; ultralow energy standard cell libraries; ultralow voltage digital VLSI circuits; voltage scalability; Degradation; Inverters; Logic gates; Low voltage; Microarchitecture; Robustness; Very large scale integration; Aggressive voltage scaling; VLSI; VLSI.; emerging technologies; minimum energy operation; tunnel FET (TFET); ultra-low power (ULP); ultra-low voltage (ULV);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2013.2293153
Filename :
6754164
Link To Document :
بازگشت