Title :
Circuit considerations for fast, sensitive, low-voltage loads in a distributed power system
Author :
Rozman, A.F. ; Fellhoelter, Kevin J.
Author_Institution :
AT&T Bell Lab., Dallas, TX, USA
Abstract :
Integrated circuits for next generation computer systems subject the power subsystem to extremely large and fast load step transients, with allowable peak voltage deviations of typically less than two percent. These requirements pose a difficult problem for board level designers and are one of the major drivers for distributed power architectures. In this paper, the problem of maintaining tight regulation throughout the transient is examined, and circuit techniques are presented for its solution
Keywords :
computer power supplies; integrated circuit design; power system transients; distributed power architectures; distributed power system; fast loads; integrated circuits; load step transients; low-voltage loads; peak voltage deviations; sensitive loads; Backplanes; Circuits; Computer architecture; Frequency; Impedance; Multichip modules; Power system interconnection; Power system transients; Power systems; Voltage;
Conference_Titel :
Applied Power Electronics Conference and Exposition, 1995. APEC '95. Conference Proceedings 1995., Tenth Annual
Conference_Location :
Dallas, TX
Print_ISBN :
0-7803-2482-X
DOI :
10.1109/APEC.1995.468958