DocumentCode :
1582418
Title :
Error rate decrease through Hamming weight change for NAND Flash
Author :
Zhang, Chong ; Huang, Mengshu ; Okamura, Leona ; Yoshihara, Tsutomu
Author_Institution :
Waseda Univ., Tokyo, Japan
fYear :
2010
Firstpage :
1079
Lastpage :
1082
Abstract :
NAND Flash memory is widely used in recent SoCs. High density NAND Flash requires Error Correcting Code (ECC) mechanism to guarantee data integrity. We propose an efficient ECC model which decrease multi bit errors by considering the Flash memory´s characteristic. According to the Flash memory mechanism, 0´s error is more likely to happen than 1´s error. The proposed error control code counts the number of `1´ in a word and inverts all bits to keep the number of 1 is more than that of 0s, which signify a high quantity of Hamming weight. We confirm that the proposed method is not only effective for single error but also dramatically effective for multi bit error.
Keywords :
Hamming codes; data integrity; error correction codes; error statistics; flash memories; logic gates; system-on-chip; Hamming weight; NAND flash memory; SoC; data integrity; error correcting code mechanism; Error analysis; Error correction codes; Flash memory; Hamming weight; Logic gates; Nonvolatile memory; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technologies (ISCIT), 2010 International Symposium on
Conference_Location :
Tokyo
Print_ISBN :
978-1-4244-7007-5
Electronic_ISBN :
978-1-4244-7009-9
Type :
conf
DOI :
10.1109/ISCIT.2010.5665147
Filename :
5665147
Link To Document :
بازگشت