• DocumentCode
    158287
  • Title

    A network-on-chip for radiation tolerant, multi-core FPGA systems

  • Author

    Hogan, J.A. ; Weber, Robert J. ; LaMeres, Brock J.

  • Author_Institution
    Electr. & Comput. Eng. Dept., Montana State Univ., Bozeman, MT, USA
  • fYear
    2014
  • fDate
    1-8 March 2014
  • Firstpage
    1
  • Lastpage
    7
  • Abstract
    This paper describes research efforts to mitigate weaknesses in a TMR+spares radiation tolerant SRAM-based FPGA computer system. An existing 9-tile Microblaze architecture is reviewed and the desired improvements of fault-mitigated routing, fault location determination and performance enhancement via runtime-configurable hardware accelerators are discussed. Hamming encoding is proposed as a method for protecting the routing resources from radiation-induced single event upsets and as feedback to the computer´s configuration control system to distinguish faults occurring in routing from those occurring within partially reconfigurable processing tiles. This is important as the recovery operation for each of these conditions is unique. Without the ability to distinguish routing faults from tile faults, routing faults are aliased as tile faults and unnecessary tile repair steps are taken. In addition to the protected routing with configuration control feedback, architecture for implementing TMR, processor-peripheral hardware accelerators is introduced.
  • Keywords
    Hamming codes; SRAM chips; fault location; feedback; field programmable gate arrays; network routing; network-on-chip; 9-tile microblaze architecture; Hamming encoding; TMR; TMR+spares radiation tolerant SRAM-based FPGA computer system; computer configuration control system; configuration control feedback; fault location determination; fault-mitigated routing; field programmable gate arrays; multicore FPGA systems; network-on-chip; partially reconfigurable processing tiles; processor-peripheral hardware accelerators; radiation tolerant; radiation-induced single event; recovery operation; routing faults; routing resources; runtime-configurable hardware accelerators; Acceleration; Circuit faults; Field programmable gate arrays; Hardware; Network-on-chip; Tiles; Tunneling magnetoresistance;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Aerospace Conference, 2014 IEEE
  • Conference_Location
    Big Sky, MT
  • Print_ISBN
    978-1-4799-5582-4
  • Type

    conf

  • DOI
    10.1109/AERO.2014.6836322
  • Filename
    6836322