DocumentCode :
1584339
Title :
Channel strain engineering for high performance CMOS technology
Author :
Nayfeh, Hasan M.
Author_Institution :
IBM Semiconductor Research and Development Center (SRDC), Hopewell Junction, NY 12533, USA
fYear :
2008
Abstract :
▪ Longitudinal compressive stress in the GPa regime is required for the 45nm SOI high-performance pFET device to meet aggressive performance goals. ▪ Compressive stress liner, and eSiGe stressor enhancement was employed in order to achieve a 1.6 GPa channel stress level. ▪ Mobility enhancement of the 45nm baseline device is shown to be 4X-fold higher than relaxed-Si. Effective piezo-cofficients extracted for wide range of stress highlighting 3 stress regimes. Stress and drive current are shown to be correlated with a coefficient equal to ∼ 0.25. ▪ Low-field mobility is shown to be strongly correlated to injection velocity. High strain pFET devices with gate length down to 35nm operate at about 60% of the thermal limit. ▪ Challenge for future technology nodes- the mobility vs stress relationship for channel stress levels in the 1.6GPa regime is approaching saturation. To continue this incredible rate of performance increase (17%/year), methods of increasing the low-field mobility through increased thermal velocity is required.
Keywords :
CMOS technology; Capacitive sensors; Conferences; DSL; Degradation; Nanoscale devices; Physics; Research and development; Stress; Surface-mount technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Thermal Processing of Semiconductors, 2008. RTP 2008. 16th IEEE International Conference on
Conference_Location :
Las Vegas, NV, USA
Print_ISBN :
978-1-4244-1950-0
Electronic_ISBN :
978-1-4244-1951-7
Type :
conf
DOI :
10.1109/RTP.2008.4690531
Filename :
4690531
Link To Document :
بازگشت