Title :
A graph-coloring approach to the allocation and tasks scheduling for reconfigurable architectures
Author :
Giorgetta, Marco ; Santambrogio, Marco ; Sciuto, Donatella ; Spoletini, Paola
Author_Institution :
Dipt. di Elettronica e Informazione, Politecnico di Milano
Abstract :
Designing systems mapped onto FPGAs that foresee a dynamic reconfiguration of the application is a difficult task. It requires that the identification of the reconfigurable tasks and their allocation onto the FPGA must be defined during the design phases. Furthermore, also the schedule of dynamic reconfigurations must be defined. This paper presents an improved scheduling and allocation of reconfigurable tasks onto an FPGA, based on the coloring problem. The proposed algorithm stems from the one previously presented (Ferrandi et al., 2005), but introduces backtracking to improve the performance in terms of number of number of colors, that represent FPGAs areas. The new algorithm has been experimented on the Xilinx-based architecture defined to support dynamic reconfigurability (Donato et al., 2005)
Keywords :
field programmable gate arrays; graph colouring; logic design; scheduling; FPGA; Xilinx; backtracking; dynamic reconfiguration; field programmable gate array; graph-coloring approach; reconfigurable architectures; reconfigurable tasks; task scheduling allocation; Application software; Circuits; DH-HEMTs; Dynamic scheduling; Field programmable gate arrays; Hardware; Microcomputers; Reconfigurable architectures; Routing; Runtime;
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
DOI :
10.1109/VLSISOC.2006.313267