Title :
A High Performance Hardware Architecture for Half-Pixel Accurate H.264 Motion Estimation
Author :
Yalcin, Sinan ; Hamzaoglu, Ilker
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul
Abstract :
This paper presents a high performance and low cost hardware architecture for real-time implementation of half-pel accurate variable block size motion estimation for H.264/MPEG4 Part 10 video coding. The proposed architecture includes a novel half-pel interpolation hardware that is shared by novel half-pel search hardwares designed for each block size. This half-pel accurate motion estimation hardware is designed to be used as part of a complete H.264 video coding system for portable applications. The proposed architecture is implemented in Verilog HDL. The Verilog RTL code is verified to work at 85 MHz in a Xilinx Virtex II FPGA. The FPGA implementation can process 30 HDTV frames (1280times720) per second
Keywords :
field programmable gate arrays; high definition television; motion estimation; video codecs; video coding; 85 MHz; H.264 motion estimation; H.264/MPEG4 Part 10 video coding; HDTV; Verilog HDL; Verilog RTL code; Xilinx Virtex II FPGA; field programmable gate array; half-pel interpolation; half-pel search hardware; half-pixel accurate motion estimation; Costs; Encoding; Field programmable gate arrays; HDTV; Hardware design languages; Interpolation; MPEG 4 Standard; Motion estimation; Video coding; Video compression;
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
DOI :
10.1109/VLSISOC.2006.313205