Title :
A Power- and Area-Efficient SRAM Core Architecture for Super-Parallel Video Processing
Author :
Miyakoshi, Junichi ; Murachi, Yuichiro ; Hamamoto, Masaki ; Iinuma, Takahiro ; Ishihara, Tomokazu ; Kawaguchi, Hiroshi ; Yoshimoto, Masahiko ; Matsuno, Tetsuro
Author_Institution :
Graduate Sch. of Sci. & Technol., Kobe Univ.
Abstract :
For super-parallel video processing, we proposed a power- and area-efficient SRAM core architecture with a segmentation-free access, which means accessibility to arbitrary consecutive pixels, and horizontal/vertical access. To achieve these flexible accesses, a spirally-connected local-wordline select signal and multi-selection scheme in wordlines are proposed, so that extra X-decoders in the conventional multi-division SRAM can be eliminated. Consequently, the proposed SRAM reduces an area and power by 69% and 59%, respectively, when it is applied to a 128 parallel architecture. The proposed 160-kbit SRAM with 16-read ports (eight-division and 2-read port SRAM) is implemented to a search window buffer for an H.264 motion estimation processor core which dissipates 800 muW for QCIF 15-fps in a 130-nm technology
Keywords :
SRAM chips; motion estimation; video signal processing; 130 nm; 800 muW; SRAM core architecture; extra X-decoders; motion estimation processor; segmentation free access; super parallel video processing; Filters; HDTV; Image coding; Image segmentation; MPEG 4 Standard; Motion estimation; Parallel architectures; Pixel; Random access memory; Systolic arrays;
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
DOI :
10.1109/VLSISOC.2006.313232