DocumentCode :
1586121
Title :
Evaluation of Variable Grain Logic Cell Architecture for Reconfigurable Device
Author :
Amagasaki, Motoki ; Shimokawa, Takurou ; Matsuyama, Kazunori ; Yamaguchi, Ryoichi ; Nakayama, Hideaki ; Hamabe, Naoto ; Iida, Masahiro ; Sueyoshi, Toshinori
Author_Institution :
Graduate Sch. of Sci. & Technol., Kumamoto Univ.
fYear :
2006
Firstpage :
198
Lastpage :
203
Abstract :
Reconfigurable logic devices are usually classified on the basis of their basic logic cell architecture as fine-grained or coarse-grained. In general, each architecture is suitable on its own merit; therefore, it is difficult to achieve a balance between the operation speed and area-efficiency in applications. In order to solve this problem, we propose a new logic cell architecture based on a 4-bit ripple carry adder that includes configuration memory bits. This is called the variable grain logic cell architecture, VGLC. It is possible to realize two features by using the VGLC: one is a high device speed of a coarse-grained cell and the other is the versatile logic of a fine-grained cell. This paper demonstrates the transistor-level optimization of our proposed logic cell. Moreover, based on the results of the evaluation, the authors show that the critical path delay can be reduced by a maximum of 37% when using the proposed logic cell architecture is used in a 32-bit multiplier
Keywords :
adders; circuit optimisation; logic circuits; transistor circuits; 4-bit ripple carry adder; VGLC; coarse grained cell; configuration memory bits; high device speed; reconfigurable logic devices; transistor level optimization; variable grain logic cell architecture; versatile logic; Adders; Costs; Energy consumption; Field programmable gate arrays; Logic circuits; Logic devices; Mobile handsets; Reconfigurable architectures; Reconfigurable logic; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
Type :
conf
DOI :
10.1109/VLSISOC.2006.313233
Filename :
4107629
Link To Document :
بازگشت