Title :
An fpga implementation of real-time retinex video image enhancement
Author :
Tsutsui, Hiroshi ; Nakamura, Hideyuki ; Hashimoto, Ryoji ; Okuhata, Hiroyuki ; Onoye, Takao
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ., Yoshida, Japan
Abstract :
In this paper, we present an FPGA implementation of real-time Retinex video image enhancement. Our implementation is based on the previously proposed architecture, which can handle the variational approach of the Retinex theory. In order to efficiently reduce the enormous computational cost required for image enhancement, processing layers and repeat counts of iterations are determined in accordance with software evaluation result. As for processing architecture, our pipelining architecture can handle high resolution pictures in real-time. Our FPGA implementation supports WUXGA (1,920 × 1,200) 60 fps as well as 1080p60.
Keywords :
field programmable gate arrays; image enhancement; image resolution; iterative methods; pipeline processing; real-time systems; video signal processing; FPGA implementation; Retinex theory; computational cost; high resolution pictures; pipelining architecture; real-time Retinex video image enhancement; software evaluation; variational approach; Computer architecture; Estimation; Field programmable gate arrays; Image enhancement; Image resolution; Lighting; Reflectivity; 1080p; FPGA implementation; Image enhancement; Retinex theory;
Conference_Titel :
World Automation Congress (WAC), 2010
Conference_Location :
Kobe
Print_ISBN :
978-1-4244-9673-0
Electronic_ISBN :
2154-4824