Title :
Architecture of an HDTV Intraframe Predictor for a H.264 Decoder
Author :
Staehler, Wagston Tassoni ; Berriel, Eduardo Agostini ; Susin, Altamiro Amadeu ; Bampi, Sérgio
Author_Institution :
Inst. de Informatica, Univ. Fed. do Rio Grande do Sul, Porto Alegre
Abstract :
Multimedia applications need larger and larger bandwidth. The only way to face these demands is to provide more efficient compression algorithms, with the expense of computational complexity. The most efficient compression standard available today is the H.264/AVC. On the architectural point of view, an H.264 decoder can be seen as a system of six main modules: entropy decoder, inverse quantization, inverse transform, motion compensation, intraframe prediction and deblocking filter. These modules can be designed independently and enclosed in IPs, which could be used later to build an H.264 SoC. This paper presents an architecture design of intraframe prediction module. The system was completely built in VHDL language and prototyped over a Xilinx Virtex II Pro FPGA of 27,392 logic elements. The proposed architecture attained the required performance to decode HDTV video stream in realtime, i.e. 1920 times 1080 pixels at 30 frames per second, and used just 20% of the chip
Keywords :
decoding; hardware description languages; high definition television; multimedia systems; H.264 decoder; HDTV intraframe predictor; VHDL language; computational complexity; deblocking filter; entropy decoder; intraframe prediction; inverse quantization; inverse transform; motion compensation; multimedia applications; Automatic voltage control; Bandwidth; Compression algorithms; Computational complexity; Computer architecture; Decoding; Entropy; HDTV; Motion compensation; Quantization;
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
DOI :
10.1109/VLSISOC.2006.313238