DocumentCode :
1586430
Title :
Design of a 1.2-V 130nm CMOS 13-bit@40MS/s Cascade 2-2-1 Continuous-Time ΣΔ Modulator
Author :
Tortosa, R. ; Aceituno, A. ; de la Rosa, Jos M. ; Fernández, F.V. ; Rodriguez-Vazquez, Angel
Author_Institution :
Instituto de Microelectron. de Sevilla, IMSE-CNM, Sevilla
fYear :
2006
Firstpage :
267
Lastpage :
271
Abstract :
This paper presents the design of a continuous-time multibit cascade 2-2-1 ΣΔmodulator for broadband telecom systems. The modulator architecture has been synthesized directly in the continuous-time domain instead of using a discrete-to-continuous time transformation. This method results in a more efficient modulator in terms of noise shaping, power consumption and sensitivity to circuit element tolerances. The design of the circuit, realized in a 130nm CMOS technology, is based upon a top-down CAD methodology which combines simulation and statistical optimization at different levels of the modulator hierarchy. The estimated power consumption is 60mW from a 1.2-V supply voltage when clocked at 240MHz. Simulation results show 80-dB effective resolution within a 20-MHz signal bandwidth.
Keywords :
CMOS integrated circuits; circuit CAD; continuous time systems; sigma-delta modulation; 1.2 V; 13 bit; 130 nm; 20 MHz; 240 MHz; 60 mW; CAD methodology; CMOS technology; broadband telecom systems; continuous-time SigmaDelta modulator; noise shaping; CMOS technology; Circuit simulation; Circuit synthesis; Clocks; Design automation; Design optimization; Energy consumption; Noise shaping; Telecommunications; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
Type :
conf
DOI :
10.1109/VLSISOC.2006.313245
Filename :
4107641
Link To Document :
بازگشت