Title :
Qualitative and quantitative evaluation of a proposed circuit switched network-on-chip
Author :
Chin-Ee, New ; Soin, Norhayati
Author_Institution :
Dept. of Electr. Eng., Univ. of Malaya (UM), Kuala Lumpur, Malaysia
Abstract :
The advancement of semiconductor industry has led to continuously increasing level of integration. Due to this and driven by shorter time-to-market and product life cycle, the industry has migrated into SoC paradigm. NoC is viewed as a practical solution for SoC interconnection due to its reusability and scalability. Existing NoC designs are mainly based on packet switching. However, packet switching NoC requires significant buffering resources, which consumes silicon area and power. An alternative to packet switching is circuit switching based NoC. In this paper, a circuit switched network protocol and NoC design had been proposed and evaluated both qualitatively and quantitatively. Simulations were performed to measure and compare the performance of both NoCs to determine the viability of CNoC as on-chip interconnection solution.
Keywords :
circuit switching; integrated circuit design; integrated circuit interconnections; network-on-chip; NoC design; SoC interconnection; circuit switched network protocol; circuit switching; network-on-chip; on-chip interconnection; semiconductor industry; Circuit simulation; Electronics industry; Integrated circuit interconnections; Network-on-a-chip; Packet switching; Protocols; Scalability; Silicon; Switching circuits; Time to market;
Conference_Titel :
Semiconductor Electronics (ICSE), 2010 IEEE International Conference on
Conference_Location :
Melaka
Print_ISBN :
978-1-4244-6608-5
DOI :
10.1109/SMELEC.2010.5549399