Title :
A scan path selection method for RTL and mixed level circuits
Author :
Chiu, Scott ; Papachristou, Christos A. ; Fu, Charles
Author_Institution :
Motorola Inc., Tempe, AZ, USA
Abstract :
In this paper we have presented a partial scan cost estimation technique for random testing. The primary objective of this approach is to give an early scan cost estimation to facilitate design iterations at the system level. There are three major assumptions in this work: 1) the effective randomness at the outputs of each module can be increased by increasing the number of random patterns at the inputs of the respective module. 2) The data interdependency at the outputs of each module can be broken by a proper cover (with a specified correlation threshold). 3) The fault propagation ability of each module can be approximated by the sensitivity of the respective module. The experimental results presented reveal the proposed methodology: a) to be applicable at RTL with fast turnaround time and reasonable errors; b) can help design engineers explore tradeoffs between test time, overhead, and fault coverage; and c) has the potential to apply to gate level circuitry
Keywords :
controllability; logic design; logic testing; observability; RTL circuits; data interdependency; design iterations; fault coverage; fault propagation ability; gate level circuitry; mixed level circuits; module sensitivity; partial scan cost estimation technique; random testing; scan path selection method; Circuit faults; Circuit testing; Controllability; Flip-flops; Libraries; Logic circuits; Logic design; Logic testing; Observability; Signal generators;
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
DOI :
10.1109/ISCAS.1996.542095