Title :
Validation of ASIP Architecture Description
Author :
Gao, Yan-yan ; Li, Xi ; Yu, Jie
Author_Institution :
Dept. of Comput. Sci., Univ. of Sci. & Technol. of China, Hefei
Abstract :
Validation is one of the most complex and expensive tasks in current Application Specific Instruction Set Processors (ASIP) design process. Many existing approaches employ a multiple-level approach to efficiently design and verify ASIP design. This paper presents a novel extended timed Petri net model called HDPN-Hardware Design based-on Petri Net to model systems at multiple levels, and introduces a verification scheme based on HDPN to satisfy the requirement of Design Space Exploration (DSE). This paper focuses on formal modeling and verification ASIP architecture. And a DLX pipelined processor is presented to demonstrate the validity and usage of this method.
Keywords :
Petri nets; formal verification; instruction sets; software architecture; ASIP architecture description validation; Application Specific Instruction Set Processors; Design Space Exploration; Hardware Design based-on Petri Net; extended timed Petri net model; formal modeling; formal verification; Application specific processors; Computer architecture; Computer science; Embedded computing; Embedded system; Formal verification; Hardware; Performance analysis; Process design; Timing; ASIP; Architecture design; HDPN; Petri net; formal verification;
Conference_Titel :
Embedded Computing, 2008. SEC '08. Fifth IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-0-7695-3348-3
DOI :
10.1109/SEC.2008.49