DocumentCode :
1589695
Title :
Efficient delay test generation for modular circuits
Author :
Ravikumar, C.P. ; Agrawal, Nitin ; Agarwal, Parul
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., New Delhi, India
fYear :
1996
Firstpage :
220
Lastpage :
225
Abstract :
In this paper, we report a tool called MODET for automatic test generation for path delay faults in modular combinational circuits. Our technique uses precomputed robust delay tests for individual modules to compute robust delay tests for the module-level circuit. We propose a novel technique for path selection in module-level circuits and report efficient algorithms for delay test generation. MODET has been implemented and tested against a number of hierarchical circuits with impressive speedups in relation to gate level test generation
Keywords :
VLSI; automatic test software; combinational circuits; delays; integrated circuit testing; integrated logic circuits; logic testing; MODET; automatic test generation; combinational circuits; delay test generation; modular circuits; module-level circuit; path delay faults; path selection; robust delay tests; Circuit faults; Circuit testing; Clocks; Delay effects; High speed integrated circuits; Integrated circuit testing; Robustness; Software testing; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1996. Proceedings., Sixth Great Lakes Symposium on
Conference_Location :
Ames, IA
ISSN :
1066-1395
Print_ISBN :
0-8186-7502-0
Type :
conf
DOI :
10.1109/GLSV.1996.497623
Filename :
497623
Link To Document :
بازگشت