Title :
High-Performance Carry Select Adder Using Fast All-One Finding Logic
Author :
Yan Sun ; Xin Zhang ; Xi Jin
Author_Institution :
Inst. of Microelectron., Univ. of Sci. & Technol. of China, Hefei
Abstract :
A carry-select adder(CSA) can be implemented by using single ripple carry adder and an add-one circuit instead of using dual ripple-carry adders to reduce the area and power but with speed penalty. This paper proposes a new add-one circuits using the fast all-one finding circuit and low-delay multiplexers to reduce the area and accelerate the speed of CSA, and no restrictions are imposed on the design of the adder blocks. For bit length n = 64, this new carry-select adders requires approximate 38 percent fewer transistors and 16 percent shorter delay than the original dual ripple-carry carry-select adder.
Keywords :
adders; carry logic; logic circuits; logic design; carry select adder; fast all-one finding logic circuit; logic design; low-delay multiplexer; single ripple carry adder; Acceleration; Adders; Asia; Birth disorders; Delay; Digital signal processing chips; Logic circuits; Microelectronics; Multiplexing; Sun; add-one circuit; carry-select adder; fast all-one finding circuit;
Conference_Titel :
Modeling & Simulation, 2008. AICMS 08. Second Asia International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-0-7695-3136-6
Electronic_ISBN :
978-0-7695-3136-6
DOI :
10.1109/AMS.2008.90