Title :
Analyze and optimize the silicide thickness in 45nm CMOS technology using Taguchi method
Author :
Salehuddin, Fauziyah ; Ahmad, Ibrahim ; Hamid, Fazrena Azlee ; Zaharim, Azami
Author_Institution :
Coll. of Eng., Univ. Tenaga Nasional (UNITEN), Kajang, Malaysia
Abstract :
Taguchi method was used to analyze the experimental data in order to get the optimum average of silicide thickness in 45nm devices. The virtually fabrication of the devices was performed by using ATHENA module. While the electrical characterization of the devices was implemented by using ATLAS module. These two modules were used as design tools and helps to reduce design time and cost. In this paper, both modules and Taguchi method was combined to aid in design and optimizer the process parameters. There are four process parameters (factors), namely Halo Implantation, Source/Drain (S/D) Implantation, Oxide Growth Temperature and Silicide Anneal temperature. These factors were varied for 3 levels to perform 9 experiments. Threshold voltage (VTH) results were used as the evaluation variables. Then, the results were subjected to the Taguchi method for determine the optimal process parameters and to produce predicted values. The predicted values of the process parameters were successfully verified with ATHENA and ATLAS´s simulator. The results show that the average of silicide thickness after optimizations approaches was 30.66nm and 30.58nm for NMOS and PMOS devices respectively. In this research, Halo Implantation was identified as one of the process parameters that has the strongest effect on the response characteristics. While the S/D Implantation was identified as an adjustment factor to get the nominal values of threshold voltage for PMOS and NMOS devices equal to -0.1501V and +0.150047V respectively.
Keywords :
CMOS integrated circuits; Taguchi methods; ATHENA module; ATLAS module; CMOS technology; Halo implantation; NMOS devices; PMOS devices; Taguchi method; oxide growth temperature; silicide anneal temperature; size 30.58 nm; size 30.66 nm; size 45 nm; source-drain implantation; threshold voltage; voltage -0.1501 V; voltage 0.150047 V; CMOS technology; Costs; Data analysis; Design optimization; Fabrication; MOS devices; Optimization methods; Silicides; Temperature; Threshold voltage; Cobalt Salicide; Optimizations of 45nm CMOS; Silvaco; Taguchi Method;
Conference_Titel :
Semiconductor Electronics (ICSE), 2010 IEEE International Conference on
Conference_Location :
Melaka
Print_ISBN :
978-1-4244-6608-5
DOI :
10.1109/SMELEC.2010.5549488