DocumentCode :
1592556
Title :
An efficient clustering technique for circuit partitioning
Author :
Areibi, Shawki ; Vannelli, Anthony
Author_Institution :
Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
Volume :
4
fYear :
1996
Firstpage :
671
Abstract :
As the complexity of VLSI circuits increases, a hierarchical design approach becomes essential to shorten the design period. Circuit clustering plays a fundamental role in hierarchical designs. Identifying strongly connected components in the netlist can significantly reduce the complexity of the circuit and improve the performance of the design process. A good clustering method should identify groups of cells which will eventually end up together in the final partitioning and placement stages. The sizes of today´s circuits are so large that a top-down partitioning scheme alone is infeasible. Therefore, an effective bottom-up clustering approach is necessary as a preprocessing stage in a hierarchical placement approach. In this paper, new clustering techniques that can be used for circuit partitioning and placement are introduced
Keywords :
VLSI; circuit layout CAD; integrated circuit layout; statistical analysis; GRASP; VLSI circuits; bottom-up clustering approach; circuit partitioning; circuit placement; clustering technique; hierarchical design; preprocessing stage; Circuit stability; Clustering methods; Pins; Process design; Runtime; Terminology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.542113
Filename :
542113
Link To Document :
بازگشت