DocumentCode :
1595492
Title :
Placement and placement driven technology mapping for FPGA synthesis
Author :
Gao, Tong ; Chen, Kuang-Chien ; Cong, Jason ; Ding, Yuzheng ; Liu, C.L.
Author_Institution :
Fujitsu America, Inc., San Jose, CA, USA
fYear :
1993
Firstpage :
91
Lastpage :
94
Abstract :
Because of the more restrictive placement and routing constraints in Xilinx FPGA designs, conventional physical design tools for general placement and routing architectures usually do not work well for FPGA designs. Moreover, to generate high quality circuits which are easy to place and route, it is important to consider the specific physical design constraints during the technology mapping process. The authors first present a performance driven placement algorithm specifically developed for the Xilinx FPGAs. They then present a new placement driven technology mapping algorithm which uses placement information to guide the mapping process
Keywords :
application specific integrated circuits; circuit layout CAD; field programmable gate arrays; integrated circuit layout; logic CAD; logic partitioning; programmable logic arrays; ASIC; FPGA synthesis; Xilinx FPGA designs; performance driven placement algorithm; placement driven technology mapping; Algorithm design and analysis; Computer science; Costs; Delay; Field programmable gate arrays; Integrated circuit interconnections; Logic arrays; Programmable logic arrays; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1993. Proceedings., Sixth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-1375-5
Type :
conf
DOI :
10.1109/ASIC.1993.410815
Filename :
410815
Link To Document :
بازگشت