DocumentCode :
1597389
Title :
FPGA based implementation of a double precision IEEE floating-point adder
Author :
Ghosh, Somsubhra ; Bhattacharyya, Prarthana ; Dutta, Arka
Author_Institution :
Dept. of Electrical Engineering, Jadavpur University, Kolkata, India
fYear :
2013
Firstpage :
271
Lastpage :
275
Abstract :
Floating-Point addition imposes a great challenge during implementation of complex algorithm in hard real-time due to the enormous computational burden associated with repeated calculations with high precision numbers. Moreover, at the hardware level, any basic addition or subtraction circuit has to incorporate the alignment of the significands. This paper presents a novel technique to implement a double precision IEEE floating-point adder that can complete the operation within two clock cycles. The proposed technique has exhibited improvement in the latency and also in the operational chip area management. The proposed double precision IEEE floating-point adder has been implemented with XC2V6000 and XC3S1500 Xilinx© FPGA devices.
Keywords :
Adders; Algorithm design and analysis; Clocks; Logic gates; Table lookup; Delay Optimization; FPGA; Floating-Point Addition; IEEE 754;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Systems and Control (ISCO), 2013 7th International Conference on
Conference_Location :
Coimbatore, Tamil Nadu, India
Print_ISBN :
978-1-4673-4359-6
Type :
conf
DOI :
10.1109/ISCO.2013.6481161
Filename :
6481161
Link To Document :
بازگشت