DocumentCode :
1597711
Title :
VLSI implementation of high performance burst mode for 128-bit block ciphers
Author :
Mitsuyama, Yukio ; Andale, Zaldy ; Onoye, Takao ; Shirakawa, I.
Author_Institution :
Dept. of Inf. Syst. Eng, Osaka Univ., Japan
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
3
Lastpage :
7
Abstract :
A new cipher mode, called the burst mode, is devised dedicatedly for the high performance implementation of Advanced Encryption Standard (AES) and other next generation 128-bit block cipher algorithms. In comparison with the conventional modes, the burst mode achieves a considerable increase in the throughput by employing a novel stream cipher mechanism which can encrypt 64 plaintext blocks through 16 times of block cipher encryptions. Experimental results show that the VLSI implementation of the burst mode with the use of a hardware accelerator, where AES is performed by software, raises the speed of the software implementation by four times, achieving the maximum rate of 1.3 Gbps
Keywords :
VLSI; cryptography; digital signal processing chips; 1.3 Gbit/s; 128 bit; 128-bit block cipher algorithms; AES; Advanced Encryption Standard; VLSI implementation; block cipher encryptions; cipher mode; hardware accelerator; high performance burst mode; plaintext blocks; stream cipher mechanism; Costs; Counting circuits; Cryptography; Hardware; High performance computing; Information systems; Output feedback; Software performance; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2001. Proceedings. 14th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6741-3
Type :
conf
DOI :
10.1109/ASIC.2001.954663
Filename :
954663
Link To Document :
بازگشت