• DocumentCode
    1597798
  • Title

    Design low power 10T full adder using process and circuit techniques

  • Author

    Mishra, Shipra ; Tomar, Shelendra Singh ; Akashe, Shyam

  • Author_Institution
    Department of VLSI Design, ITM Universe Gwalior, M.P., India-474001
  • fYear
    2013
  • Firstpage
    325
  • Lastpage
    328
  • Abstract
    In this paper we introduced 10T one-bit full adders, including the most motivating of those are analyzed and compared for speed, leakage power, and leakage current. The analysis has been performed on various process and circuits techniques, the analysis with minimum transistor size to minimize leakage power, the latter with simulate transistor dimension to minimize leakage current. The simulation has been carried out on a Cadence environment virtuoso tool using a 0.45 µm technology. Simulations have been also compared for different supply voltage values. Thus design guide-lines have been consequent to select the most suitable topology for the design features required. This paper also proposes a novel figure of merit to realistically compare n-bit adders implemented as a chain of one-bit full adders. The CMOS leakage current at the process level can be decreased by some implement on deep sub micron method. The circuit level technique reduces power consumption at very high level. In this paper we simulated the 10T Adder using many techniques both circuit level and process level.
  • Keywords
    Adders; Transistors; Adder; CMOS; Circuit Techniques; Process Technique; Threshold Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Intelligent Systems and Control (ISCO), 2013 7th International Conference on
  • Conference_Location
    Coimbatore, Tamil Nadu, India
  • Print_ISBN
    978-1-4673-4359-6
  • Type

    conf

  • DOI
    10.1109/ISCO.2013.6481172
  • Filename
    6481172