Title :
A practical approach to DSM repeater insertion: satisfying delay constraints while minimizing area and power
Author :
Nalamalpu, Ankireddy ; Burleson, Wayne
Author_Institution :
Intel Corp., Hillsboro, OR, USA
fDate :
6/23/1905 12:00:00 AM
Abstract :
Repeaters are now widely used to increase the performance of long on-chip interconnections in CMOS VLSI. Significantly high power consumption and area overhead due to optimal repeater insertion will soon be a bigger problem with the number of on-chip repeaters projecting to reach 700,000 in a 70 nm CMOS process. In this paper, we look at devising a methodology for minimizing power and area overhead of repeaters while meeting the target performance goals of on-chip interconnect lines. We integrate area and power overhead constraints along with delay into a repeater design methodology. We present a mathematical treatment for finding the number of repeaters and their sizes required for minimizing area and power overhead while meeting a given delay target. These expressions can easily be integrated into a repeater design methodology and CAD tool for interconnect planning. Our model is based on the Alpha-power law governing the MOSFET model to account for the short-channel effects and resistive loads that arise in deep sub-micron technologies. Results in 0.16 μm, CMOS technology show that significant, reduction in area and power, of repeaters can be obtained by using the above design methodology
Keywords :
CMOS digital integrated circuits; VLSI; capacitance; delay estimation; integrated circuit design; integrated circuit interconnections; 0.16 micron; Alpha-power law; CAD tool; CMOS VLSI; CMOS technology; DSM repeater insertion; MOSFET model; area overhead constraints; deep submicron technologies; delay constraints; interconnect planning; long on-chip interconnections; onchip repeaters; optimal repeater insertion; power overhead constraints; repeater design methodology; resistive loads; short-channel effects; CMOS process; CMOS technology; Delay; Design automation; Design methodology; Energy consumption; MOSFET circuits; Repeaters; Semiconductor device modeling; Very large scale integration;
Conference_Titel :
ASIC/SOC Conference, 2001. Proceedings. 14th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6741-3
DOI :
10.1109/ASIC.2001.954689