Title :
Model reduction based on value dependency
Author :
Peng, Hong ; Mokhtari, Yassine ; Tahar, Sofiene
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que., Canada
fDate :
6/23/1905 12:00:00 AM
Abstract :
Model checking is a fully automatic approach to verify large ASIC/SOC designs against their temporal specifications. However, its application is limited by the size of the system to be verified. Model reduction is one of the methods to tackle this problem. We propose a model reduction approach which is based on syntactic analysis of programs. The value domains of the state variables are extracted and analyzed based on the control flow diagram using a satisfiability (SAT) solver. The approach is sound based on the fact that the reduced system simulates the concrete system with respect to the properties. We also made a case study in the paper to show its performance
Keywords :
application specific integrated circuits; automatic testing; formal verification; hardware description languages; integrated circuit testing; logic testing; reduced order systems; concrete system; control flow diagram; fully automatic approach; large ASIC/SOC designs; model checking; model reduction; satisfiability solver; state variables; syntactic analysis; temporal specifications; value dependency; Application software; Application specific integrated circuits; Automatic control; Concrete; Design engineering; Electrical equipment industry; Electronic mail; Humans; Reduced order systems; State-space methods;
Conference_Titel :
ASIC/SOC Conference, 2001. Proceedings. 14th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6741-3
DOI :
10.1109/ASIC.2001.954701