DocumentCode :
1600840
Title :
VLSI complexity of threshold gate COMPARISON
Author :
Beiu, Valeriu
Author_Institution :
Los Alamos Nat. Lab., NM
fYear :
1996
Firstpage :
161
Lastpage :
170
Abstract :
The paper overviews recent developments concerning optimal (from the point of view of size and depth) implementations of the Boolean function COMPARISON using feedforward neural networks made of threshold gates. We detail a class of solutions which covers another particular solution, and spans from constant to logarithmic depths. These circuit complexity results are supplemented by fresh VLSI complexity results having applications to hardware implementations of neural networks and to VLSI-friendly learning algorithms. In order to estimate the area (A) and the delay (T), as well as the classical AT2, we use the following `cost functions´: (i) the connectivity (i.e., sum of fan-ins) and the number-of-bits for representing the weights and thresholds are used to approximate the area; while (ii) the fan-ins and the length of the wires are used for closer estimates of the delay. Such approximations allow us to compare the different solutions-which present very interesting fan-in dependent depth-size and area-delay tradeoffs-with respect to AT2
Keywords :
VLSI; circuit optimisation; computational complexity; delays; feedforward neural nets; integrated circuit design; integrated circuit modelling; neural chips; threshold logic; Boolean function; VLSI complexity; VLSI-friendly learning algorithms; circuit complexity; connectivity; feedforward neural networks; number-of-bits; threshold gate COMPARISON; Art; Circuits; Delay estimation; Hardware; Laboratories; Neural networks; Neurons; Polynomials; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neuro-Fuzzy Systems, 1996. AT'96., International Symposium on
Conference_Location :
Lausanne
Print_ISBN :
0-7803-3367-5
Type :
conf
DOI :
10.1109/ISNFS.1996.603834
Filename :
603834
Link To Document :
بازگشت