DocumentCode :
1600998
Title :
Supporting systolic and memory communication in iWarp
Author :
Borkar, Shekhar ; Cohn, Robert ; Cox, George ; Gross, Thomas ; Kung, H.T. ; Lam, Monica ; Levine, Margie ; Moore, Brian ; Moore, Wire ; Peterson, Craig ; Susman, Jim ; Sutton, Jim ; Urbanski, John ; Webb, Jon
Author_Institution :
Sch. of Comput. Sci., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
1990
Firstpage :
70
Lastpage :
81
Abstract :
The iWarp communication system supports two widely used interprocessor communication styles: memory communication and systolic communication. A description is given of the rationale, architecture, and implementation for the iWarp communication system. Memory communication is flexible and well suited for general computing, whereas systolic communication is efficient and well suited for speed-critical applications. The iWarp design is made possible by two important innovations in communication: (1) program access to communication and (2) logical channels. The former allows programs to access data as they are transmitted and to redirect portions of messages to different destinations efficiently. The latter increases the connectivity between the processors and guarantees communication bandwidth for classes of messages. These innovations have provided a focus for the iWarp architecture. The result is a communication system that provides a total bandwidth of 320 MBytes/sec and that is integrated on a single VLSI component with a 20 MFLOPS plus 20 MIPS long instruction work computation engine
Keywords :
multiprocessor interconnection networks; parallel architectures; 20 MFLOPS; 20 MIPS; 20 MIPS long instruction work computation engine; 320 MByte/s; communication bandwidth; connectivity; iWarp architecture; iWarp communication system; interprocessor communication styles; logical channels; memory communication; parallel architecture; systolic communication; Bandwidth; Computer aided instruction; Computer architecture; Concurrent computing; Distributed computing; Engines; Message passing; Parallel processing; Technological innovation; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture, 1990. Proceedings., 17th Annual International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-8186-2047-1
Type :
conf
DOI :
10.1109/ISCA.1990.134510
Filename :
134510
Link To Document :
بازگشت