Title :
Silicon nanoarray circuits design, modeling, simulation and fabrication
Author :
Frache, S. ; Chiabrando, D. ; Graziano, M. ; Enrico, E. ; Boarino, L. ; Zamboni, M.
Author_Institution :
Dipt. di Elettron. e Telecomun., Politec. di Torino, Turin, Italy
Abstract :
We developed a methodology for the design and fabrication of silicon nanowire-based circuits. Starting from a functional description of the circuit and using technological data, we generated the physical design of the described function by placing nanowires, FETs and connections. We modeled each circuit sub-block considering resistances, capacitances and FET currents, taking into account gate quantum capacitance. We extracted a post-layout netlist of the whole circuit, suitable for a detailed spice simulation. As an example, we executed an ELDO simulation for a 2-bit adder demonstrating unprecedented capabilities with respect to the nanoarray related literature. We show our fabrication experiments based on Metal-assisted Etching and we are now ready for devices characterization and models validation.
Keywords :
field effect transistor circuits; integrated circuit design; integrated circuit modelling; nanoelectronics; nanowires; 2-bit adder; ELDO simulation; FET currents; capacitances; connections; functional description; gate quantum capacitance; physical design; resistances; silicon nanoarray circuits design; silicon nanoarray circuits fabrication; silicon nanoarray circuits modeling; silicon nanoarray circuits simulation; silicon nanowire-based circuits; technological data; Capacitance; Integrated circuit modeling; Integrated circuit reliability; Logic gates; Mathematical model;
Conference_Titel :
Nanotechnology (IEEE-NANO), 2012 12th IEEE Conference on
Conference_Location :
Birmingham
Print_ISBN :
978-1-4673-2198-3
DOI :
10.1109/NANO.2012.6322083